

# LOW PHASE NOISE VCXO AND MULTIPLIER

# **Description**

The MK2732-06 is a low-cost, low-jitter, high-performance VCXO and PLL clock synthesizer designed to replace expensive discrete VCXOs and multipliers. The on-chip Voltage Controlled Crystal Oscillator (VCXO) accepts a 0 to 3 V input voltage to cause the output clocks to vary by ±100 ppm. Using ICS's patented VCXO and analog Phase-Locked Loop (PLL) techniques, the device uses an inexpensive 10 MHz to 14 MHz pullable crystal input to produce up to three output clocks.

ICS manufactures the largest variety of clocks for Set-top boxes and Communications. Consult ICS to eliminate VCXOs, crystals, oscillators and buffers from your board.

#### **Features**

- Packaged in 16-pin TSSOP
- Available in Pb (lead) free package
- For xDSL chipsets
- For MPEG2 decoders
- · Replaces VCXO and multiplier
- Uses an inexpensive pullable crystal
- On-chip patented VCXO with pull range of 200 ppm (±100 ppm) minimum
- VCXO tuning voltage of 0 to 3 V
- Zero ppm synthesis error in all clocks
- Full CMOS output swings with 25 mA output drive capability at TTL levels
- Advanced, low-power, sub-micron CMOS process
- 5 V operating voltage for core, ability to run output clocks at 3.3 V or 5 V for easy interface.
- Available in commercial and industrial temperature versions

# **Block Diagram**





# **Pin Assignment**

| X1    | 1 | 16 | X2     |
|-------|---|----|--------|
| VDD5  | 2 | 15 | REFCLK |
| VDD5  | 3 | 14 | □ NC   |
| VIN _ | 4 | 13 | GND    |
| GND _ | 5 | 12 | CLK2   |
| GND _ | 6 | 11 | VDDIO  |
| S1    | 7 | 10 | S0     |
| OE _  | 8 | 9  | CLK1   |
|       |   |    |        |

16-pin (173 mil) TSSOP

### **Clock Select Table**

| S1 | S0 | Input     | CLK1   | CLK2   | REFCLK |
|----|----|-----------|--------|--------|--------|
| 0  | 0  | 13.248    | 52.992 | 35.238 | OFF    |
| 0  | М  | 13.248    | 13.248 | 35.238 | OFF    |
| 0  | 1  | 13.248    | 13.248 | 35.238 | ON     |
| М  | 0  | 13.248    | 52.992 | 35.238 | ON     |
| М  | М  | 13.5      | 54     | 27     | OFF    |
| М  | 1  | 13.5      | 54     | 27     | ON     |
| 1  | 0  | 13.5      | 27     | 54     | ON     |
| 1  | М  | Test mode | _      | _      | _      |
| 1  | 1  | 13.5      | 27     | 27     | ON     |

0 = connect directly to ground M=leave unconnected (floating) 1 = connect directly to VDDIO off=output stopped low

# **Pin Descriptions**

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                       |
|---------------|-------------|-------------|---------------------------------------------------------------------------------------|
| 1             | X1          | ΧI          | Crystal connection. Connect to a pullable crystal of 10 to 14.318 MHz.                |
| 2,3           | VDD5        | Power       | Core VDD. Connect to +5 V.                                                            |
| 4             | VIN         | VI          | Voltage input to VCXO. Zero to 3 V signal which controls the frequency of the VCXO.   |
| 5, 6, 13      | GND         | Power       | Connect to ground.                                                                    |
| 7             | S1          | TI          | Select input #1. Selects the outputs per table above. Do not exceed VDDIO.            |
| 8             | OE          | Input       | Output Enable. Tri-states outputs when low. Do not exceed VDDIO.                      |
| 9             | CLK1        | Output      | Clock output #1 per table above. Amplitude = VDDIO.                                   |
| 10            | S0          | TI          | Select input #0. Selects the outputs per table above. Do not exceed VDDIO.            |
| 11            | VDDIO       | Power       | Input and output VDD. Connect to 3.3. V or 5 V. Clock amplitude matches this voltage. |
| 12            | CLK2        | Output      | Clock output #2 per table above. Amplitude = VDDIO.                                   |
| 14            | NC          | _           | Nothing connected internally to this pin.                                             |
| 15            | REFCLK      | Output      | Buffered crystal VCXO clock.                                                          |
| 16            | X2          | XO          | Crystal connection. Connect to a pullable crystal of 10 to 14 MHz.                    |

Key: TI = tri-level input; VI = analog voltage input; XI, XO = crystal pins



### **External Component Selection**

The MK2732-06 requires a minimum number of external components for proper operation.

#### **Decoupling Capacitor**

A decoupling capacitor of  $0.01~\mu F$  and  $0.1~\mu F$  must be connected between VDD5 and GND on pins 2, 3 and 5, 6, and VDDIO and GND on pins 11 and 13, as close to the device as possible. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB. Avoid the use of vias in the decoupling circuit.

#### **Series Termination Resistor**

When the PCB trace between the clock outputs and the loads are over 1 inch, series termination should be used. To series terminate a  $50\Omega$  trace (a commonly used trace impedance) place a  $33\Omega$  resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$ .

#### **Quartz Crystal**

The MK2732-06 VCXO function consists of the external crystal and the integrated VCXO oscillator circuit. To assure the best system performance (frequency pull range) and reliability, a crystal device with the recommended parameters (as described in application note MAN05) must be used, and the layout guidelines discussed in the following section must be followed.

The frequency of oscillation of a quartz crystal is determined by its "cut" and by the load capacitors connected to it. The MK2732-06 incorporates on-chip variable load capacitors that "pull" (change) the frequency of the crystal. The crystal specified for use with the MK2732-06 is designed to have zero frequency error when the total of on-chip + stray capacitance is 14 pF.

The external crystal must be connected as close to the chip as possible and should be on the same side of the PCB as theMK2732-06. There should be no vias between the crystal pins and the X1 and X2 device pins. There should be no signal traces underneath or close to the crystal.

#### **Crystal Tuning Load Capacitors**

The crystal traces should include pads for small fixed capacitors, one between X1 and ground, and another between X2 and ground. Stuffing of these capacitors on the PCB is optional. The need for these capacitors is determined at system prototype evaluation, and is influenced by the particular crystal used (manufacture and frequency) and by PCB layout. The typical required capacitor value is 1 to 4 pF.

To determine the need for and value of the crystal adjustment capacitors, you will need a PC board of your final layout, a frequency counter capable of about 1 ppm resolution and accuracy, two power supplies, and some samples of the crystals which you plan to use in production, along with measured initial accuracy for each crystal at the specified crystal load capacitance,  $C_L$ .

To determine the value of the crystal capacitors:

- 1. Connect VDD of the MK2732-06 to 3.3 V. Connect pin 3 of the MK2732-06 to the second power supply. Adjust the voltage on pin 3 to 0V. Measure and record the frequency of the CLK output.
- 2. Adjust the voltage on pin 3 to 3.3 V. Measure and record the frequency of the same output.

To calculate the centering error:

$$Error = 10^{6} x \left[ \frac{(f_{3.0V} - f_{target}) + (f_{0V} - f_{target})}{f_{target}} \right] - error_{xtal}$$

Where:

f<sub>target</sub> = nominal crystal frequency

 $error_{xtal}$  =actual initial accuracy (in ppm) of the crystal being measured

If the centering error is less than ±25 ppm, no adjustment is needed. If the centering error is more than 25 ppm negative, the PC board has excessive stray capacitance and a new PCB layout should be considered to reduce stray capacitance. (Alternately, the crystal may be re-specified to a higher load capacitance. Contact ICS for details.) If the centering



error is more than 25 ppm positive, add identical fixed centering capacitors from each crystal pin to ground. The value for each of these caps (in pF) is given by:

External Capacitor =

2 x (centering error)/(trim sensitivity)

Trim sensitivity is a parameter which can be supplied by your crystal vendor. If you do not know the value, assume it is 30 ppm/pF. After any changes, repeat the measurement to verify that the remaining error is acceptably low (typically less than ±25 ppm).

### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the MK2732-06. These ratings, which are standard values for ICS commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                                              | Rating              |
|---------------------------------------------------|---------------------|
| Supply Voltage, VDD                               | 7 V                 |
| All Inputs and Outputs                            | -0.5 V to VDD+0.5 V |
| Ambient Operating Temperature, Commercial version | 0 to +70 °C         |
| Ambient Operating Temperature, Industrial version | -40 to +85 °C       |
| Storage Temperature                               | -65 to +150 °C      |
| Junction Temperature                              | 125 °C              |
| Soldering Temperature                             | 260 °C              |

# **Recommended Operation Conditions**

| Parameter                                         | Min.  | Тур.     | Max.  | Units |
|---------------------------------------------------|-------|----------|-------|-------|
| Ambient Operating Temperature                     | 0     |          | +70   | °C    |
| Power Supply Voltage (measured in respect to GND) | +4.75 |          | +5.25 | V     |
| Reference crystal parameters                      |       | Refer to | MAN05 |       |



## **DC Electrical Characteristics**

Unless noted otherwise, VDD5=5.0 V, VDDIO=3.3 V, Ambient temperature 0 to  $+70^{\circ}$ C

| Parameter                 | Symbol          | Conditions                             | Min.    | Тур. | Max. | Units |
|---------------------------|-----------------|----------------------------------------|---------|------|------|-------|
| Core Operating Voltage    | VDD5            |                                        | 4.75    | 5.0  | 5.25 | V     |
| Operating Voltage         | VDDIO           |                                        | 3.13    | 3.3  | 5.25 | V     |
| Operating Supply Current  | IDD             | No load                                |         | 11   |      | mA    |
| Operating Supply Current  | IDDIO           | No load                                |         | 5    |      | mA    |
| Input High Voltage        | V <sub>IH</sub> | X1 pin only                            | 3.5     | 2.5  |      | V     |
| Input Low Voltage         | $V_{IL}$        | X1 pin only                            |         | 2.5  | 1.5  | V     |
| Input High Voltage        | V <sub>IH</sub> | Binary input, OE                       | 2       |      |      | V     |
| Input Low Voltage         | $V_{IL}$        | Binary input, OE                       |         |      | 0.8  | V     |
| Input High Voltage        | V <sub>IH</sub> | Trinary inputs,<br>S1, S0              | VDD-0.5 |      |      | V     |
| Input Low Voltage         | V <sub>IL</sub> | Trinary inputs,<br>S1, S0              |         |      | 0.5  | V     |
| Output High Voltage       | V <sub>OH</sub> | I <sub>OH</sub> = -25 mA               | 2.4     |      |      | V     |
| Output Low Voltage        | V <sub>OL</sub> | I <sub>OL</sub> = 25 mA                |         |      | 0.4  | V     |
| Output High Voltage       | V <sub>OH</sub> | CMOS Level,<br>I <sub>OH</sub> = -8 mA | VDD-0.4 |      |      | V     |
| Short Circuit Current     |                 | Each output                            |         | ±50  |      | mA    |
| Input Capacitance         | C <sub>IN</sub> | S1, S0, OE                             |         | 7    |      | pF    |
| Frequency Synthesis Error |                 | All clocks                             |         |      | 0    | ppm   |
| VIN, VCXO Control Voltage |                 |                                        | 0       |      | 3    | V     |



## **AC Electrical Characteristics**

Unless noted otherwise, VDD5=5.0 V, VDDIO=3.3 V, Ambient Temperature 0 to +70° C

| Parameter                           | Symbol          | Conditions     | Min. | Тур. | Max. | Units  |
|-------------------------------------|-----------------|----------------|------|------|------|--------|
| Crystal Input Frequency             | F <sub>IN</sub> |                | 10   |      | 14   | MHz    |
| Output Rise Time                    | t <sub>OR</sub> | 0.8 V to 2.0 V |      |      | 1.5  | ns     |
| Output Fall Time                    | t <sub>OF</sub> | 2.0 V to 0.8 V |      |      | 1.5  | ns     |
| Output Clock Duty Cycle             |                 | At VDDIO/2     | 40   |      | 60   | %      |
| Maximum Absolute Jitter, short term |                 |                |      | ±150 |      | ps     |
| Phase Noise, relative to carrier    |                 | 10 kHz offset  |      | -115 |      | dBc/Hz |
| Output Pullability                  |                 | 0V ≤ VIN ≤ 3 V | ±100 |      |      | ppm    |



### Package Outline and Package Dimensions (16-pin TSSOP, 173 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



# **Ordering Information**

| Part / Order Number | Marking  | Shipping Packaging | Package      | Temperature  |
|---------------------|----------|--------------------|--------------|--------------|
| MK2732-06G          | MK27326  | Tubes              | 16-pin TSSOP | 0 to 70° C   |
| MK2732-06GTR        |          | Tape and Reel      | 16-pin TSSOP | 0 to 70° C   |
| MK2732-06GI         | MK27326I | Tubes              | 16-pin TSSOP | -40 to 85° C |
| MK2732-06GITR       |          | Tape and Reel      | 16-pin TSSOP | -40 to 85° C |
| MK2732-06GLF        | 27326LF  | Tubes              | 16-pin TSSOP | 0 to 70° C   |
| MK2732-06GLFTR      |          | Tape and Reel      | 16-pin TSSOP | 0 to 70° C   |
| MK2732-06GILF       | 27326ILF | Tubes              | 16-pin TSSOP | -40 to 85° C |
| MK2732-06GILFTR     |          | Tape and Reel      | 16-pin TSSOP | -40 to 85° C |

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.